

# EECS 31L: INTRODUCTION TO DIGITAL DESIGN LAB LECTURE 3

## Salma Elmalaki salma.elmalaki@uci.edu

The Henry Samueli School of Engineering Electrical Engineering and Computer Science University of California, Irvine



## LECTURE 3: LOGISTICS

- All questions should be posted on canvas
- Lab 3 deadline is Monday 2/1/2021 at 11:00 pm on canvas
  - No late submission will be considered
- For Mac users, install VMs for emergencies
- Copying files from the server you can use:

scp username@hostname:/path/to/remote/file /path/to/local/file



## LECTURE 3: OVERVIEW

- Typical mistakes in Verilog
- Data flow description
- Concurrent signal assignment + examples
- Assignment with delay + examples
- Concurrent code Verilog



## LECTURE 3: OVERVIEW

- Typical mistakes in Verilog
- Data flow description
- Concurrent signal assignment + examples
- Assignment with delay + examples
- Concurrent code Verilog



Semicolon (;) is missing at the module mult comb (a, b, P) ← end of the statement input [1:0] A, b; \_\_\_\_\_\_ 'A' is not defined; it should be lowercase output (3:0) P; Brackets [3:0] should be used instead of parenthesis The word 'assign' is missing; The word 'and' P[0] = a[0] and b[0]cannot be used in verilog. The logical operator "&" should be used S[0] is a vector and not declared; Assign p[0] = S[0] | a[0]; ← 'assign' is a lowercase endmodule; No semicolon (;)at the end of 'endmodule'



```
reg out;
always @(a,b) begin
 out = a \& b;
end
reg out2;
always @(a,b) begin
                             There is no 'assign' keyword in always blocks!
     g_n out2 = a ^ b;
end
```



```
module ...
 always @(a,b) begin
   x = a^b
 end
 always @(reset) begin
  x = 1'b0;
 end
endmodule
```

## Setting the same reg in multiple always blocks

- Simulators will typically do what you tell them to do
- Synthesis tools will typically give a warning
- Never do this in Hardware verilog
- You might be able to get away with it in testing verilog but normally don't do it





```
always @(a) begin // missing b
  out = a & b;
end
```

#### Result



#### **Incomplete Sensitivity List**

- out updates when a changes as expected
- out does not update when be b changes!
  - Put another way, b can change all it wants but out will not update - this requires a memory element to remember the last value of out
- Synthesis tool will give you a warning
- Using the construct:

always @(\*)

eliminates this type of bug<sub>8</sub>



```
wire a;
wire [3:0] b;
```

Why are the assignments below illegal?

```
assign b(4) = a;
```

#### **Wrong Indexing**

- Order (ascending or descending) is reversed
- Incorrect use of parenthesis
- Index values fall outside the actual range



## LECTURE 3: OVERVIEW

- Typical mistakes in Verilog
- Data flow description
- Concurrent signal assignment + examples
- Assignment with delay + examples
- Concurrent code Verilog



### DATA FLOW DESCRIPTION

- How data flows from input to output
- Circuit is designed with concurrent statements
  - The order of the statements is not important
  - The execution of the statements is event-based
  - Useful for combinational circuits modeling
- More realistic circuit modeling if either of the followings are available:
  - The Boolean equation
  - Truth table



## DATA FLOW DESCRIPTION

- All ports are defined as wires by default
  - output ports defined as reg to be used inside sequential blocks
- In concurrent assignment, assign to a wire

```
input a, b;
reg tmp; // tmp should be defined as wire
assign temp = a & b; // syntax error
```



### DATA FLOW DESCRIPTION - EXAMPLE 1

- AND-OR block
  - The circuit of the design



A Boolean function of the output

$$\Rightarrow$$
y = (ab) + (cd)



| Input |   |   |   | Output |
|-------|---|---|---|--------|
| а     | b | С | d | Υ      |
| 1     | 1 | - | - | 1      |
| -     | - | 1 | 1 | 1      |
| 1     | 1 | 1 | 1 | 1      |



## VERILOG CODE FOR AND-OR BLOCK

```
module and_or(a,b,c,d,y);
  input a,b,c,d;
  output y;
```





endmodule

Runs concurrently



| Input |   |   |   | Output |
|-------|---|---|---|--------|
| а     | b | С | d | Υ      |
| 1     | 1 | - | - | 1      |
| -     | - | 1 | 1 | 1      |
| 1     | 1 | 1 | 1 | 1      |



## VERILOG CODE FOR AND-OR BLOCK

```
module and_or(a,b,c,d,y);
   input a,b,c,d;
   output y;
wire s1, s2;
assign s1 = a \& b;
assign s2 = c \& d;
assign y = s1 \mid s2;
endmodule
                         Runs concurrently
```



| Input |   |   |   | Output |
|-------|---|---|---|--------|
| а     | b | С | d | Y      |
| 1     | 1 | - | - | 1      |
| -     | - | 1 | 1 | 1      |
| 1     | 1 | 1 | 1 | 1      |



## VERILOG CODE FOR AND-OR BLOCK

```
module and or(a,b,c,d,y);
   input a,b,c,d;
   output y;
wire s1, s2;
assign y = s1 \mid s2;
assign s2 = c \& d;
 assign s1 = a \& b;
endmodule
                         Runs concurrently
```



| Input |   |   |   | Output |
|-------|---|---|---|--------|
| а     | b | С | d | Υ      |
| 1     | 1 | - | - | 1      |
| -     | - | 1 | 1 | 1      |
| 1     | 1 | 1 | 1 | 1      |



## CONCURRENT SIGNAL ASSIGNMENT (CONT'D)

- Signal assignment execution
  - Different from language such as C
  - An event should occur on the right side
    - Event is a change of value of right side
      - For example, from 0 to 1 or even 0 to Z
    - The statement that receives an event is executed first
    - More than one statement can have event at the same time
      - executed concurrently
- Signal statement phases
  - Calculation
    - At the time of event happens
  - Assignment
    - After calculation is done
- assign is the keyword



## SIMULATION OF AND-OR

- Event at T<sub>0</sub>
  - On a and b; statement 1 is executed.
  - After executing first statement the output s1 is updated
    - No delay; there is an event on the third statement at T<sub>0</sub>
    - So y also changes at TO
- Event at T<sub>1</sub>
  - On a, c and d
  - Statement 1 and 2 executed first
  - No delay; statement 3 executed
  - S<sub>1</sub> and S<sub>2</sub> are updated
- Event at T<sub>2</sub>
  - On c; statement 2 executed

```
assign s1 = a & b;
assign s2 = c & d;
assign y = s1 | s2;
```





## LECTURE 3: OVERVIEW

- Typical mistakes in Verilog
- Data flow description
- Concurrent signal assignment + examples
- Assignment with delay + examples
- Concurrent code Verilog



## **CONSTANT DECLARATION**

- Has same usage as other languages
  - Declared by its type such as integer or time
  - Use = to assign it a value
  - the unit is simulation screen unit

```
time period =100; //verilog
parameter period = 100;
'define period 100;
```

- More data types:
  - integer 4-state Verilog data type, 32-bit signed integer
  - time 4-state Verilog data type, 64-bit unsigned integer
- Delay assignment
  - Use #

```
assign #10 S_1 = a \& b;
```



## AND-OR BLOCK WITH DELAY

```
module and or(a,b,c,d,y);
   input a,b,c,d;
   output y;
wire s1, s2;
time dly = 10;
assign \#dly s1 = a \& b;
assign \#dly s2 = c \& d;
assign \#dly y = s1 \mid s2;
endmodule
```



### SIMULATION OF AND-OR BLOCK WITH DELAY

#### Event at T<sub>0</sub>

- On a and b; statement 1 is executed
- After dly (at T<sub>1</sub>) S<sub>1</sub> is updated;
- Statement 3 is executed
- After dly (at T<sub>2</sub>) y is updated

```
assign #dly s1 = a & b;
assign #dly s2 = c & d;
assign #dly y = s1 | s2
```





### SIMULATION OF AND-OR BLOCK WITH DELAY

#### Event at T<sub>0</sub>

- On a and b; statement 1 is executed
- After dly (at T<sub>1</sub>) S<sub>1</sub> is updated;
- Statement 3 is executed
- After dly (at T<sub>2</sub>) y is updated

```
assign #dly s1 = a & b;
assign #dly s2 = c & d;
assign #dly y = s1 | s2
```

#### Event at T<sub>3</sub>

- On a, c and d;
- Statement 1 & 2 are executed
- At T<sub>4</sub>, S<sub>1</sub> & S<sub>2</sub> are updated
- Statement 3 is executed
- At T<sub>5</sub>, y is updated





### SIMULATION OF AND-OR BLOCK WITH DELAY

#### Event at T<sub>0</sub>

- On a and b; statement 1 is executed
- After dly (at T<sub>1</sub>) S<sub>1</sub> is updated;
- Statement 3 is executed
- After dly (at T<sub>2</sub>) y is updated

#### Event at T<sub>3</sub>

- On a, c and d;
- Statement 1 & 2 are executed
- At T<sub>4</sub>, S<sub>1</sub> & S<sub>2</sub> are updated
- Statement 3 is executed
- At T<sub>5</sub>, y is updated

#### Event at T<sub>6</sub>

- on c; statement 2 is executed
- after dly (at T<sub>7</sub>) S<sub>1</sub> is updated;
- statement 3 is executed
- after dly (at T<sub>8</sub>) y is updated

```
assign #dly s1 = a & b;
assign #dly s2 = c & d;
assign #dly y = s1 | s2
```





## DATA FLOW DESCRIPTION OF MUX 2X1

- 2x1 multiplexer
  - with active low enable
  - with constant delay
    - All gate delays are 7 ns

| Ir  | ıput | Output |
|-----|------|--------|
| SEL | Gbar | Y      |
| X   | 1    | 0      |
| 0   | 0    | Α      |
| 1   | 0    | В      |







## MUX 2X1- WITH DELAY CODE

```
Gbar -
module mux enable(a,b,sel,gbar,y) A
   input a,b,sel,gbar;
   output y;
                                            2x1
                                            MUX
wire s1, s2, s3, s4, s5;
time dly = 7;//simulation screen units
                                     В
assign #dly y=s4|s5;
assign #dly s4=a & s2 & s1;
                                   SEL
assign #dly s5=b & s3 & s1;
assign #dly s2= ~sel;
assign #dly s3= ~s2;
 assign #dly s1= ~gbar;
endmodule
                               SEL
```

Gbar

26



## SIMULATION OF MUX 2X1

- If  $T_0 = 100$ ns
  - $T_1 = 114$ ns, why?

```
assign #dly y=s4|s5;
assign #dly s4=a & s2 & s1;
assign #dly s5=b & s3 & s1;
assign #dly s2= ~sel;
assign #dly s3= ~s2;
assign #dly s1= ~gbar;
```





## SIMULATION OF MUX 2X1

- If  $T_0 = 100$ ns
  - $T_1 = 114$ ns, why?
- If  $T_2 = 200 \text{ns}$ 
  - $T_3 = 228 \text{ns}$ , why?

```
assign #dly y=s4|s5;
assign #dly s4=a & s2 & s1;
assign #dly s5=b & s3 & s1;
assign #dly s2= ~sel;
assign #dly s3= ~s2;
assign #dly s1= ~gbar;
```



EECS 31L: Introduction to Digital Design Lab Lecture 3



## SIMULATION OF MUX 2X1

- If  $T_0 = 100$ ns
  - $T_1 = 114$ ns, why?
- If  $T_2 = 200 \text{ns}$ 
  - $T_3 = 228 \text{ns}$ , why?
- If  $T_4 = 300 \text{ns}$ 
  - $T_5 = 321$ ns, why?

```
assign #dly y=s4|s5;

assign #dly s4=a & s2 & s1;

assign #dly s5=b & s3 & s1;

assign #dly s2= ~sel;

assign #dly s3= ~s2;

assign #dly s1= ~gbar;
```





## LECTURE 3: OVERVIEW

- Typical mistakes in Verilog
- Data flow description
- Concurrent signal assignment + examples
- Assignment with delay + examples
- Concurrent code Verilog



## CONCURRENT IMPLEMENTATION

Purely Concurrent Statement Syntax

generate



## CONCURRENT IMPLEMENTATION: GENERATE

Syntax

```
genvar i;
generate
for (i=0; i < MAX; i=i+1) begin
    [statements]
end
endgenerate</pre>
```



## CONCURRENT IMPLEMENTATION: GENERATE

#### Example on loop

input [7:0] x;

```
input [15:0] y;
output [7:0] z;

genvar i;
generate
  for (i=0; i<=7; i=i+1) begin
      assign z[i] = x[i] & y[i+8];
  end
endgenerate</pre>
```

```
/* Equivalent Example */
assign z[0] = x[0] & y[0+8];
assign z[1] = x[1] & y[1+8];
assign z[2] = x[2] & y[2+8];
assign z[3] = x[3] & y[3+8];
assign z[4] = x[4] & y[4+8];
assign z[5] = x[5] & y[5+8];
assign z[6] = x[6] & y[6+8];
assign z[7] = x[7] & y[7+8];
```



#### XOR Tree



```
module xor_tree( input [7:0]x, output y );
 wire [6:0] temp;
 assign temp[0] = x[0];
 assign temp[1] = temp[0] ^x[1];
 assign temp[2] = temp[1] ^{x}
 assign temp[3] = temp[2] ^{x} x[3];
 assign temp[4] = temp[3] ^x x[4];
 assign temp[5] = temp[4] ^{x} x[5];
 assign temp[6] = temp[5] ^{\land} x[6];
 assign y = temp[6] ^ x[7];
endmodule
```

```
y = x(0) \oplus x(1) \oplus x(2) \oplus ... \oplus x(N-1)
```



- Does this work?
- NO, why?

```
t(0)
t(1)
t(2)
t(3)
t(N-1)
t(0)
t(1)
t(2)
t(3)
t(N-1)
```

```
module xor_tree( input [7:0]x, output y );
  wire [6:0] temp;
  genvar i;
  generate
   for (i=1; i<7; i=i+1) begin
     assign temp[i] = temp[i-1] ^ x[i];
  end
  endgenerate
  assign y = temp[7];
endmodule</pre>
```



- Does this work?
- YES

```
t(0)
t(1)
t(2)
t(3)
t(N-1)
t(0)
t(1)
t(1)
t(2)
t(3)
t(N-1)
```

 $y = x(0) \oplus x(1) \oplus x(2) \oplus ... \oplus x(N-1)$ 

```
module xor tree( input [7:0]x , output y );
 wire [6:0] temp;
 temp[0] = x[0];
 genvar i;
 generate
   for (i=1; i<7; i=i+1) begin
      assign temp[i] = temp[i-1] ^x[i];
   end
  endgenerate
  assign y = temp[6] ^ x[7];
endmodule
```



- Number of 1's in a signal
  - Odd then PD = 1
  - Even then PD = 0



```
y = x(0) \oplus x(1) \oplus x(2) \oplus ... \oplus x(N-1)
```

- Usage
  - Error detection methods
    - Even parity
    - Odd parity